Vai al contenuto principale della pagina

Design-for-test and test optimization techniques for TSV-based 3D stacked ICs / / Brandon Noia, Krishnendu Chakrabarty ; foreword by Vishwani Agrawal



(Visualizza in formato marc)    (Visualizza in BIBFRAME)

Autore: Noia Brandon Visualizza persona
Titolo: Design-for-test and test optimization techniques for TSV-based 3D stacked ICs / / Brandon Noia, Krishnendu Chakrabarty ; foreword by Vishwani Agrawal Visualizza cluster
Pubblicazione: Cham, Switzerland : , : Springer, , 2014
Edizione: 1st ed. 2014.
Descrizione fisica: 1 online resource (xviii, 245 pages) : illustrations (chiefly color)
Disciplina: 004.1
537.622
620
621.3815
Soggetto topico: Three-dimensional integrated circuits
Persona (resp. second.): ChakrabartyKrishnendu
AgrawalVishwani D. <1943->
Note generali: Description based upon print version of record.
Nota di bibliografia: Includes bibliographical references.
Nota di contenuto: Introduction -- Wafer Stacking and 3D Memory Test -- Built-in Self-Test for TSVs -- Pre-Bond TSV Test Through TSV Probing -- Pre-Bond TSV Test Through TSV Probing -- Overcoming the Timing Overhead of Test Architectures on Inter-Die Critical Paths -- Post-Bond Test Wrappers and Emerging Test Standards -- Test-Architecture Optimization and Test Scheduling -- Conclusions.
Sommario/riassunto: This book describes innovative techniques to address the testing needs of 3D stacked integrated circuits (ICs) that utilize through-silicon-vias (TSVs) as vertical interconnects.  The authors identify the key challenges facing 3D IC testing and present results that have emerged from cutting-edge research in this domain.  Coverage includes topics ranging from die-level wrappers, self-test circuits, and TSV probing to test-architecture design, test scheduling, and optimization.  Readers will benefit from an in-depth look at test-technology solutions that are needed to make 3D ICs a reality and commercially viable.   • Provides a comprehensive guide to the challenges and solutions for the testing of TSV-based 3D stacked ICs; • Includes in-depth explanation of key test and design-for-test technologies, emerging standards, and test- architecture and test-schedule optimizations; • Encompasses all aspects of test as related to 3D ICs, including pre-bond and post-bond test as well as the test optimization and scheduling necessary to ensure that 3D testing remains cost-effective.  .
Titolo autorizzato: Design-for-Test and Test Optimization Techniques for TSV-based 3D Stacked ICs  Visualizza cluster
ISBN: 3-319-02378-0
Formato: Materiale a stampa
Livello bibliografico Monografia
Lingua di pubblicazione: Inglese
Record Nr.: 9910299492803321
Lo trovi qui: Univ. Federico II
Opac: Controlla la disponibilità qui