Vai al contenuto principale della pagina

Low Power Interconnect Design [[electronic resource] /] / by Sandeep Saini



(Visualizza in formato marc)    (Visualizza in BIBFRAME)

Autore: Saini Sandeep Visualizza persona
Titolo: Low Power Interconnect Design [[electronic resource] /] / by Sandeep Saini Visualizza cluster
Pubblicazione: New York, NY : , : Springer New York : , : Imprint : Springer, , 2015
Edizione: 1st ed. 2015.
Descrizione fisica: 1 online resource (166 p.)
Disciplina: 004.1
620
621.381
621.3815
Soggetto topico: Electronic circuits
Electronics
Microelectronics
Microprocessors
Circuits and Systems
Electronics and Microelectronics, Instrumentation
Processor Architectures
Note generali: Description based upon print version of record.
Nota di bibliografia: Includes bibliographical references.
Nota di contenuto: Part I Basics of Interconnect Design -- Introduction to Interconnects -- CMOS Buffer -- Part II Buffer and Schmidt trigger Insertion Techniques for Low Power Interconnect Design -- Buffer Insertion as a Solution to Interconnect Issues -- Schmidt Trigger Approach -- Part III Bus Coding Techniques for Low Power Interconnect Design -- Bus Coding Techniques.
Sommario/riassunto: This book provides practical solutions for delay and power reduction for on-chip interconnects and buses.  It provides an in depth description of the problem of signal delay and extra power consumption, possible solutions for delay and glitch removal, while considering the power reduction of the total system.  Coverage focuses on use of the Schmitt Trigger as an alternative approach to buffer insertion for delay and power reduction in VLSI interconnects. In the last section of the book, various bus coding techniques are discussed to minimize delay and power in address and data buses.   ·         Provides practical solutions for delay and power reduction for on-chip interconnects and buses; ·         Focuses on Deep Sub micron technology devices and interconnects; ·         Offers in depth analysis of delay, including details regarding crosstalk and parasitics;  ·         Describes use of the Schmitt Trigger as a versatile alternative approach to buffer insertion for delay and power reduction in VLSI interconnects; ·         Provides detailed simulation results to support the theoretical discussions. ·         Provides details of delay and power efficient bus coding techniques.
Titolo autorizzato: Low Power Interconnect Design  Visualizza cluster
ISBN: 1-4614-1323-0
Formato: Materiale a stampa
Livello bibliografico Monografia
Lingua di pubblicazione: Inglese
Record Nr.: 9910299830503321
Lo trovi qui: Univ. Federico II
Opac: Controlla la disponibilità qui