Vai al contenuto principale della pagina

Source-synchronous networks-on-chip : circuit and architectural interconnect modeling / / Ayan Mandal, Sunil P. Khatri, Rabi Mahapatra



(Visualizza in formato marc)    (Visualizza in BIBFRAME)

Autore: Mandal Ayan Visualizza persona
Titolo: Source-synchronous networks-on-chip : circuit and architectural interconnect modeling / / Ayan Mandal, Sunil P. Khatri, Rabi Mahapatra Visualizza cluster
Pubblicazione: New York : , : Springer, , 2014
Edizione: 1st ed. 2014.
Descrizione fisica: 1 online resource (xiii, 143 pages) : illustrations (some color)
Disciplina: 004.1
620
621.381
621.3815
Soggetto topico: Networks on a chip - Design
Persona (resp. second.): KhatriSunil P. <1965->
MahapatraRabi N.
Note generali: Includes index.
Nota di bibliografia: Includes bibliographical references and index.
Nota di contenuto: Introduction -- Clock Distribution for fast Networks-on-Chip -- Fast Network-on-Chip Design -- Fast On-Chip Data transfer using Sinusoid Signals -- Conclusion and Future Work.
Sommario/riassunto: This book describes novel methods for network-on-chip (NoC) design, using source-synchronous high-speed resonant clocks.  The authors discuss NoCs from the bottom up, providing circuit level details, before providing architectural simulations. As a result, readers will get a complete picture of how a NoC can be designed and optimized.  Using the methods described in this book, readers are enabled to design NoCs that are 5X better than existing approaches in terms of latency and throughput and can also sustain a significantly greater amount of traffic.   • Describes novel methods for high-speed network-on-chip (NoC) design; • Enables readers to understand NoC design from both circuit and architectural levels; • Provides circuit-level details of the NoC (including clocking, router design), along with a high-speed, resonant clocking style which is used in the NoC; • Includes architectural simulations of the NoC, demonstrating significantly superior performance over the state-of-the-art.
Titolo autorizzato: Source-Synchronous Networks-On-Chip  Visualizza cluster
ISBN: 1-4614-9405-2
Formato: Materiale a stampa
Livello bibliografico Monografia
Lingua di pubblicazione: Inglese
Record Nr.: 9910299477603321
Lo trovi qui: Univ. Federico II
Opac: Controlla la disponibilità qui