Vai al contenuto principale della pagina

Automated Analysis of Virtual Prototypes at the Electronic System Level : Design Understanding and Applications / / by Mehran Goli, Rolf Drechsler



(Visualizza in formato marc)    (Visualizza in BIBFRAME)

Autore: Goli Mehran Visualizza persona
Titolo: Automated Analysis of Virtual Prototypes at the Electronic System Level : Design Understanding and Applications / / by Mehran Goli, Rolf Drechsler Visualizza cluster
Pubblicazione: Cham : , : Springer International Publishing : , : Imprint : Springer, , 2020
Edizione: 1st ed. 2020.
Descrizione fisica: 1 online resource (XXI, 166 p. 53 illus.)
Disciplina: 005.1028
620.0042
Soggetto topico: Electronic circuits
Computer engineering
Internet of things
Embedded computer systems
Microprocessors
Circuits and Systems
Cyber-physical systems, IoT
Processor Architectures
Persona (resp. second.): DrechslerRolf
Nota di contenuto: Chapter 1. Introduction -- Chapter 2. Background -- Chapter 3. Design Understanding Methodology -- Chapter 4. Application I: Verification -- Chapter 5. Application II: Security Validation -- Chapter 6. Application III: Design Space Exploration -- Chapter 7. Conclusion.
Sommario/riassunto: This book describes a set of SystemC‐based virtual prototype analysis methodologies, including design understanding, verification, security validation, and design space exploration. Readers will gain an overview of the latest research results in the field of Electronic Design Automation (EDA) at the Electronic System Level (ESL). The methodologies discussed enable readers to tackle easily key tasks and applications in the design process. Provides an extensive introduction to the field of SystemC‐based virtual prototype (VP) analysis at the electronic system level; Describes a design understanding methodology from both debugger-based and compiler‐based perspectives; Illustrates a semi‐formal verification approach to check the validity of a given VP against its specification, user‐defined rules and protocol; Discusses a security validation approach to validate the run‐time behavior of a given VP-based SoC against security threat models, such as information leakage (confidentiality) and unauthorized access to data in a memory (integrity); Describes a design space exploration approach for SystemC-based VPs to guide designers to know under which error limits, different portions of a given VP can be approximated at different granularity levels.
Titolo autorizzato: Automated Analysis of Virtual Prototypes at the Electronic System Level  Visualizza cluster
ISBN: 3-030-44282-9
Formato: Materiale a stampa
Livello bibliografico Monografia
Lingua di pubblicazione: Inglese
Record Nr.: 9910403768303321
Lo trovi qui: Univ. Federico II
Opac: Controlla la disponibilità qui