Vai al contenuto principale della pagina

Design, analysis and test of logic circuits under uncertainty / / Smita Krishnaswamy, Igor L. Markov, John P. Hayes



(Visualizza in formato marc)    (Visualizza in BIBFRAME)

Autore: Krishnaswamy Smita Visualizza persona
Titolo: Design, analysis and test of logic circuits under uncertainty / / Smita Krishnaswamy, Igor L. Markov, John P. Hayes Visualizza cluster
Pubblicazione: New York, : Springer, 2013
Edizione: 1st ed. 2013.
Descrizione fisica: 1 online resource (129 p.)
Disciplina: 621.395
Soggetto topico: Logic circuits
Uncertainty (Information theory)
Altri autori: MarkovIgor L  
HayesJohn P <1944-> (John Patrick)  
Note generali: Description based upon print version of record.
Nota di bibliografia: Includes bibliographical references and index.
Nota di contenuto: Introduction -- Probabilistic Transfer Matrices -- Computing with Probabilistic Transfer Matrices -- Testing Logic Circuits for Probabilistic Faults -- Signtaure-based Reliability Analysis -- Design for Robustness -- Summary and Extensions.
Sommario/riassunto: Integrated circuits (ICs) increasingly exhibit uncertain characteristics due to soft errors, inherently probabilistic devices, and manufacturing variability. As device technologies scale, these effects can be detrimental to the reliability of logic circuits.  To improve future semiconductor designs, this book describes methods for analyzing, designing, and testing circuits subject to probabilistic effects. The authors first develop techniques to model inherently probabilistic methods in logic circuits and to test circuits for determining their reliability after they are manufactured. Then, they study error-masking mechanisms intrinsic to digital circuits and show how to leverage them to design more reliable circuits.  The book describes techniques for:   • Modeling and reasoning about probabilistic behavior in logic circuits, including a matrix-based reliability-analysis framework;   • Accurate analysis of soft-error rate (SER) based on functional-simulation, sufficiently scalable for use in gate-level optimizations;   • Logic synthesis for greater resilience against soft errors, which improves reliability using moderate overhead in area and performance;   • Test-generation and test-compaction methods aimed at probabilistic faults in logic circuits that facilitate accurate and efficient post-manufacture measurement of soft-error susceptibility.
Titolo autorizzato: Design, analysis and test of logic circuits under uncertainty  Visualizza cluster
ISBN: 1-283-64077-5
90-481-9644-2
Formato: Materiale a stampa
Livello bibliografico Monografia
Lingua di pubblicazione: Inglese
Record Nr.: 9910438050203321
Lo trovi qui: Univ. Federico II
Opac: Controlla la disponibilità qui
Serie: Lecture Notes in Electrical Engineering, . 1876-1100 ; ; 115