Memory systems [[electronic resource] ] : cache, DRAM, disk / / Bruce Jacob, Spencer W. Ng, David T. Wang; with contributions by Samuel Rodriguez |
Autore | Jacob Bruce |
Edizione | [1st edition] |
Pubbl/distr/stampa | San Francisco, CA, : Morgan Kaufmann |
Descrizione fisica | 1 online resource (1017 p.) |
Disciplina |
004.5
004.5 22 |
Altri autori (Persone) |
NgSpencer W
WangDavid |
Soggetto topico |
Computer storage devices
Computer input-output equipment |
Soggetto genere / forma | Electronic books. |
ISBN |
1-322-46554-1
1-281-76645-3 9786611766450 0-08-055384-2 |
Formato | Materiale a stampa |
Livello bibliografico | Monografia |
Lingua di pubblicazione | eng |
Nota di contenuto |
Front Cover; In Praise of Memory Systems: Cache, DRAM, Disk; Memory Systems Cache, DRAM, Disk; Copyright Page; Contents; Preface; Overview. On Memory Systems and Their Design; Ov.1 Memory Systems; Ov.2 Four Anecdotes on Modular Design; Ov.3 Cross-Cutting Issues; Ov.4 An Example Holistic Analysis; Ov.5 What to Expect; Part I. Cache; Chapter 1. An Overview of Cache Principles; 1.1 Caches, 'Caches,' and "Caches"; 1.2 Locality Principles; 1.3 What to Cache, Where to Put It, and How to Maintain It; 1.4 Insights and Optimizations; Chapter 2. Logical Organization
2.1 Logical Organization: A Taxonomy 2.2 Transparently Addressed Caches; 2.3 Non-Transparently Addressed Caches; 2.4 Virtual Addressing and Protection; 2.5 Distributed and Partitioned Caches; 2.6 Case Studies; Chapter 3. Management of Cache Contents; 3.1 Case Studies: On-Line Heuristics; 3.2 Case Studies: Off-Line Heuristics; 3.3 Case Studies: Combined Approaches; 3.4 Discussions; 3.5 Building a Content-Management; Chapter 4. Management of Cache Consistency; 4.1 Consistency with Backing Store; 4.2 Consistency with Self; 4.3 Consistency with Other Clients; Chapter 5. Implementation Issues 5.1 Overview 5.2 SRAM Implementation; 5.3 Advanced SRAM Topics; 5.4 Cache Implementation; Chapter 6. Cache Case Studies; 6.1 Logical Organization; 6.2 Pipeline Interface; 6.3 Case Studies of Detailed Itanium-2 Circuits; Part II. DRAM; Chapter 7. Overview of DRAMs; 7.1 DRAM Basics: Internals, Operation; 7.2 Evolution of the DRAM Architecture; 7.3 Modern-Day DRAM Standards; 7.4 Fully Buffered DIMM: A Compromise of Sorts; 7.5 Issues in DRAM Systems, Briefly; Chapter 8. DRAM Device Organization: Basic Circuits and Architecture; 8.1 DRAM Device Organization; 8.2 DRAM Storage Cells 8.3 RAM Array Structures 8.4 Differential Sense Amplifier; 8.5 Decoders and Redundancy; 8.6 DRAM Device Control Logic; 8.7 DRAM Device Configuration; 8.8 Data I/O; 8.9 DRAM Device Packaging; 8.10 DRAM Process Technology and Process Scaling Considerations; Chapter 9. DRAM System Signaling and Timing; 9.1 Signaling System; 9.2 Transmission Lines on PCBs; 9.3 Termination; 9.4 Signaling; 9.5 Timing Synchronization; 9.6 Selected DRAM Signaling and Timing Issues; 9.7 Summary; Chapter 10. DRAM Memory System Organization; 10.1 Conventional Memory System; 10.2 Basic Nomenclature; 10.3 Memory Modules 10.4 Memory System Topology 10.5 Summary; Chapter 11. Basic DRAM Memory-Access Protocol; 11.1 Basic DRAM Commands; 11.2 DRAM Command Interactions; 11.3 Additional Constraints; 11.4 Command Timing Summary; 11.5 Summary; Chapter 12. Evolutionary Developments of DRAM Device Architecture; 12.1 DRAM Device Families; 12.2 Historical-Commodity DRAM Devices; 12.3 Modern-Commodity DRAM Devices; 12.4 High Bandwidth Path; 12.5 Low Latency; 12.6 Interesting Alternatives; Chapter 13. DRAM Memory Controller; 13.1 DRAM Controller Architecture; 13.2 Row-Buffer-Management Policy 13.3 Address Mapping (Translation) |
Record Nr. | UNINA-9910453451203321 |
Jacob Bruce | ||
San Francisco, CA, : Morgan Kaufmann | ||
Materiale a stampa | ||
Lo trovi qui: Univ. Federico II | ||
|
Memory systems [[electronic resource] ] : cache, DRAM, disk / / Bruce Jacob, Spencer W. Ng, David T. Wang; with contributions by Samuel Rodriguez |
Autore | Jacob Bruce |
Edizione | [1st edition] |
Pubbl/distr/stampa | San Francisco, CA, : Morgan Kaufmann |
Descrizione fisica | 1 online resource (1017 p.) |
Disciplina |
004.5
004.5 22 |
Altri autori (Persone) |
NgSpencer W
WangDavid |
Soggetto topico |
Computer storage devices
Computer input-output equipment |
ISBN |
1-322-46554-1
1-281-76645-3 9786611766450 0-08-055384-2 |
Formato | Materiale a stampa |
Livello bibliografico | Monografia |
Lingua di pubblicazione | eng |
Nota di contenuto |
Front Cover; In Praise of Memory Systems: Cache, DRAM, Disk; Memory Systems Cache, DRAM, Disk; Copyright Page; Contents; Preface; Overview. On Memory Systems and Their Design; Ov.1 Memory Systems; Ov.2 Four Anecdotes on Modular Design; Ov.3 Cross-Cutting Issues; Ov.4 An Example Holistic Analysis; Ov.5 What to Expect; Part I. Cache; Chapter 1. An Overview of Cache Principles; 1.1 Caches, 'Caches,' and "Caches"; 1.2 Locality Principles; 1.3 What to Cache, Where to Put It, and How to Maintain It; 1.4 Insights and Optimizations; Chapter 2. Logical Organization
2.1 Logical Organization: A Taxonomy 2.2 Transparently Addressed Caches; 2.3 Non-Transparently Addressed Caches; 2.4 Virtual Addressing and Protection; 2.5 Distributed and Partitioned Caches; 2.6 Case Studies; Chapter 3. Management of Cache Contents; 3.1 Case Studies: On-Line Heuristics; 3.2 Case Studies: Off-Line Heuristics; 3.3 Case Studies: Combined Approaches; 3.4 Discussions; 3.5 Building a Content-Management; Chapter 4. Management of Cache Consistency; 4.1 Consistency with Backing Store; 4.2 Consistency with Self; 4.3 Consistency with Other Clients; Chapter 5. Implementation Issues 5.1 Overview 5.2 SRAM Implementation; 5.3 Advanced SRAM Topics; 5.4 Cache Implementation; Chapter 6. Cache Case Studies; 6.1 Logical Organization; 6.2 Pipeline Interface; 6.3 Case Studies of Detailed Itanium-2 Circuits; Part II. DRAM; Chapter 7. Overview of DRAMs; 7.1 DRAM Basics: Internals, Operation; 7.2 Evolution of the DRAM Architecture; 7.3 Modern-Day DRAM Standards; 7.4 Fully Buffered DIMM: A Compromise of Sorts; 7.5 Issues in DRAM Systems, Briefly; Chapter 8. DRAM Device Organization: Basic Circuits and Architecture; 8.1 DRAM Device Organization; 8.2 DRAM Storage Cells 8.3 RAM Array Structures 8.4 Differential Sense Amplifier; 8.5 Decoders and Redundancy; 8.6 DRAM Device Control Logic; 8.7 DRAM Device Configuration; 8.8 Data I/O; 8.9 DRAM Device Packaging; 8.10 DRAM Process Technology and Process Scaling Considerations; Chapter 9. DRAM System Signaling and Timing; 9.1 Signaling System; 9.2 Transmission Lines on PCBs; 9.3 Termination; 9.4 Signaling; 9.5 Timing Synchronization; 9.6 Selected DRAM Signaling and Timing Issues; 9.7 Summary; Chapter 10. DRAM Memory System Organization; 10.1 Conventional Memory System; 10.2 Basic Nomenclature; 10.3 Memory Modules 10.4 Memory System Topology 10.5 Summary; Chapter 11. Basic DRAM Memory-Access Protocol; 11.1 Basic DRAM Commands; 11.2 DRAM Command Interactions; 11.3 Additional Constraints; 11.4 Command Timing Summary; 11.5 Summary; Chapter 12. Evolutionary Developments of DRAM Device Architecture; 12.1 DRAM Device Families; 12.2 Historical-Commodity DRAM Devices; 12.3 Modern-Commodity DRAM Devices; 12.4 High Bandwidth Path; 12.5 Low Latency; 12.6 Interesting Alternatives; Chapter 13. DRAM Memory Controller; 13.1 DRAM Controller Architecture; 13.2 Row-Buffer-Management Policy 13.3 Address Mapping (Translation) |
Record Nr. | UNINA-9910782366703321 |
Jacob Bruce | ||
San Francisco, CA, : Morgan Kaufmann | ||
Materiale a stampa | ||
Lo trovi qui: Univ. Federico II | ||
|
Memory systems : cache, DRAM, disk / / Bruce Jacob, Spencer W. Ng, David T. Wang; with contributions by Samuel Rodriguez |
Autore | Jacob Bruce |
Edizione | [1st edition] |
Pubbl/distr/stampa | San Francisco, CA, : Morgan Kaufmann |
Descrizione fisica | 1 online resource (1017 p.) |
Disciplina |
004.5
004.5 22 |
Altri autori (Persone) |
NgSpencer W
WangDavid |
Soggetto topico |
Computer storage devices
Computer input-output equipment |
ISBN |
1-322-46554-1
1-281-76645-3 9786611766450 0-08-055384-2 |
Formato | Materiale a stampa |
Livello bibliografico | Monografia |
Lingua di pubblicazione | eng |
Nota di contenuto |
Front Cover; In Praise of Memory Systems: Cache, DRAM, Disk; Memory Systems Cache, DRAM, Disk; Copyright Page; Contents; Preface; Overview. On Memory Systems and Their Design; Ov.1 Memory Systems; Ov.2 Four Anecdotes on Modular Design; Ov.3 Cross-Cutting Issues; Ov.4 An Example Holistic Analysis; Ov.5 What to Expect; Part I. Cache; Chapter 1. An Overview of Cache Principles; 1.1 Caches, 'Caches,' and "Caches"; 1.2 Locality Principles; 1.3 What to Cache, Where to Put It, and How to Maintain It; 1.4 Insights and Optimizations; Chapter 2. Logical Organization
2.1 Logical Organization: A Taxonomy 2.2 Transparently Addressed Caches; 2.3 Non-Transparently Addressed Caches; 2.4 Virtual Addressing and Protection; 2.5 Distributed and Partitioned Caches; 2.6 Case Studies; Chapter 3. Management of Cache Contents; 3.1 Case Studies: On-Line Heuristics; 3.2 Case Studies: Off-Line Heuristics; 3.3 Case Studies: Combined Approaches; 3.4 Discussions; 3.5 Building a Content-Management; Chapter 4. Management of Cache Consistency; 4.1 Consistency with Backing Store; 4.2 Consistency with Self; 4.3 Consistency with Other Clients; Chapter 5. Implementation Issues 5.1 Overview 5.2 SRAM Implementation; 5.3 Advanced SRAM Topics; 5.4 Cache Implementation; Chapter 6. Cache Case Studies; 6.1 Logical Organization; 6.2 Pipeline Interface; 6.3 Case Studies of Detailed Itanium-2 Circuits; Part II. DRAM; Chapter 7. Overview of DRAMs; 7.1 DRAM Basics: Internals, Operation; 7.2 Evolution of the DRAM Architecture; 7.3 Modern-Day DRAM Standards; 7.4 Fully Buffered DIMM: A Compromise of Sorts; 7.5 Issues in DRAM Systems, Briefly; Chapter 8. DRAM Device Organization: Basic Circuits and Architecture; 8.1 DRAM Device Organization; 8.2 DRAM Storage Cells 8.3 RAM Array Structures 8.4 Differential Sense Amplifier; 8.5 Decoders and Redundancy; 8.6 DRAM Device Control Logic; 8.7 DRAM Device Configuration; 8.8 Data I/O; 8.9 DRAM Device Packaging; 8.10 DRAM Process Technology and Process Scaling Considerations; Chapter 9. DRAM System Signaling and Timing; 9.1 Signaling System; 9.2 Transmission Lines on PCBs; 9.3 Termination; 9.4 Signaling; 9.5 Timing Synchronization; 9.6 Selected DRAM Signaling and Timing Issues; 9.7 Summary; Chapter 10. DRAM Memory System Organization; 10.1 Conventional Memory System; 10.2 Basic Nomenclature; 10.3 Memory Modules 10.4 Memory System Topology 10.5 Summary; Chapter 11. Basic DRAM Memory-Access Protocol; 11.1 Basic DRAM Commands; 11.2 DRAM Command Interactions; 11.3 Additional Constraints; 11.4 Command Timing Summary; 11.5 Summary; Chapter 12. Evolutionary Developments of DRAM Device Architecture; 12.1 DRAM Device Families; 12.2 Historical-Commodity DRAM Devices; 12.3 Modern-Commodity DRAM Devices; 12.4 High Bandwidth Path; 12.5 Low Latency; 12.6 Interesting Alternatives; Chapter 13. DRAM Memory Controller; 13.1 DRAM Controller Architecture; 13.2 Row-Buffer-Management Policy 13.3 Address Mapping (Translation) |
Record Nr. | UNINA-9910806846203321 |
Jacob Bruce | ||
San Francisco, CA, : Morgan Kaufmann | ||
Materiale a stampa | ||
Lo trovi qui: Univ. Federico II | ||
|
Palliative Skills for Frontline Clinicians : Case Vignettes in Everyday Hospital Medicine / / edited by Kate Aberger, David Wang |
Edizione | [1st ed. 2020.] |
Pubbl/distr/stampa | Cham : , : Springer International Publishing : , : Imprint : Springer, , 2020 |
Descrizione fisica | 1 online resource (xxiii, 227 pages) : illustrations |
Disciplina | 362.175 |
Soggetto topico |
Palliative treatment
Emergency medicine Palliative Medicine Emergency Medicine Tractament pal·liatiu Medicina d'urgència |
Soggetto genere / forma | Llibres electrònics |
ISBN | 3-030-44414-7 |
Formato | Materiale a stampa |
Livello bibliografico | Monografia |
Lingua di pubblicazione | eng |
Nota di contenuto | Part I: Emergency Medicine -- High Yield Approach to the ED Goals of Care Conversation -- A Palliative Approach to End Stage COPD -- This POLST Makes No Sense -- Treating Pain and Prognosticating in Metastatic Cancer -- Complex Pain Management and Goals of Care in a Debilitated Cancer Patient -- To Intubate or Not to Intubate: Ask the Right Questions -- ED Approach to the Hospice patient -- Part II: Inpatient Internal Medicine -- “We can’t let him starve”: Artificial Nutrition in Patients with Advanced Dementia -- Shared Decision-Making in the Setting of a Large Ischemic Stroke -- Prognostication and Goals of Care in Advanced Parkinson’s Disease -- Saying Yes to Aggressive Measures: The Role of Neuropalliative Care in Critically Ill Patients with Potential for Recovery -- “I am a Fighter”: Recognizing and Responding to Cancer Metaphors -- “What does the awake ventilated patient really want?”: Shared-decision making in the ICU -- A Mother’s Love – Support Despite Disagreeing with Goals of Care -- End-Stage Renal Disease and Shared Decision-Making Dilemmas -- Discontinuing Continuous Renal Replacement Therapy (CRRT) in the Intensive Care Unit -- Teaching Learners How to Approach Family Decisions as a Process -- Part III: Surgery -- Trach/PEG Consult in the ICU -- Rescinding DNR Orders in the Operating Room -- A Threshold Moment, Preserving Patient Dignity, and the Value of a Time Limited Trial -- Between a Rock and a Hard Place: Anticipating Poor Surgical Outcomes while Honoring Patient Autonomy -- Surgery for the Hospice Patient: When is it Appropriate? -- Non-Operative Approach To Caring For The Ischemic Limb -- Placing a Feeding Tube in a Patient with Dementia -- Malignant Bowel Obstruction In A Dying Patient: To Operate Or Not? -- Geriatric Trauma Decision-Making Based on Functional Outcomes -- Part IV: Specialty Medicine -- Decision by Surrogates for a Patient with a Psychiatric History -- Palliative Approach to Patients with Concurrent Serious Illness and Substance Use Disorder -- Responding To Spiritual Suffering And Hope During A Goals Of Care Conversation -- Trisomy 18: Early And Concurrent Palliative Care Enhances Delivery And Neonatal Planning -- Navigating Colleagues and Parents in the Pediatric ICU. |
Record Nr. | UNINA-9910407728003321 |
Cham : , : Springer International Publishing : , : Imprint : Springer, , 2020 | ||
Materiale a stampa | ||
Lo trovi qui: Univ. Federico II | ||
|