Complex System Modeling and Simulation |
Pubbl/distr/stampa | Tsinghua University Press |
ISSN | 2096-9929 |
Formato | Materiale a stampa |
Livello bibliografico | Periodico |
Lingua di pubblicazione | eng |
Record Nr. | UNISA-996476471103316 |
Tsinghua University Press | ||
Materiale a stampa | ||
Lo trovi qui: Univ. di Salerno | ||
|
Computational reconstruction of missing data in biological research / / Feng Bao |
Autore | Bao Feng |
Edizione | [1st ed. 2021.] |
Pubbl/distr/stampa | Gateway East, Singapore : , : Tsinghua University Press : , : Springer, , [2021] |
Descrizione fisica | 1 online resource (XVII, 105 p. 43 illus., 41 illus. in color.) |
Disciplina | 570.285 |
Collana | Springer theses |
Soggetto topico |
Biology - Data processing
Biologia Processament de dades Aprenentatge automàtic Estructures de dades (Informàtica) Estadística matemàtica |
Soggetto genere / forma | Llibres electrònics |
ISBN | 981-16-3064-X |
Formato | Materiale a stampa |
Livello bibliografico | Monografia |
Lingua di pubblicazione | eng |
Nota di contenuto | Chapter 1 Introduction -- Chapter 2 Fast computational recovery of missing features for large-scale biological data -- Chapter 3 Computational recovery of information from low-quality and missing labels -- Chapter 4 Computational recovery of sample missings -- Chapter 5 Summary and outlook. |
Record Nr. | UNINA-9910495162503321 |
Bao Feng | ||
Gateway East, Singapore : , : Tsinghua University Press : , : Springer, , [2021] | ||
Materiale a stampa | ||
Lo trovi qui: Univ. Federico II | ||
|
Computational reconstruction of missing data in biological research / / Feng Bao |
Autore | Bao Feng |
Edizione | [1st ed. 2021.] |
Pubbl/distr/stampa | Gateway East, Singapore : , : Tsinghua University Press : , : Springer, , [2021] |
Descrizione fisica | 1 online resource (XVII, 105 p. 43 illus., 41 illus. in color.) |
Disciplina | 570.285 |
Collana | Springer theses |
Soggetto topico |
Biology - Data processing
Biologia Processament de dades Aprenentatge automàtic Estructures de dades (Informàtica) Estadística matemàtica |
Soggetto genere / forma | Llibres electrònics |
ISBN | 981-16-3064-X |
Formato | Materiale a stampa |
Livello bibliografico | Monografia |
Lingua di pubblicazione | eng |
Nota di contenuto | Chapter 1 Introduction -- Chapter 2 Fast computational recovery of missing features for large-scale biological data -- Chapter 3 Computational recovery of information from low-quality and missing labels -- Chapter 4 Computational recovery of sample missings -- Chapter 5 Summary and outlook. |
Record Nr. | UNISA-996466406003316 |
Bao Feng | ||
Gateway East, Singapore : , : Tsinghua University Press : , : Springer, , [2021] | ||
Materiale a stampa | ||
Lo trovi qui: Univ. di Salerno | ||
|
Computational visual media |
Pubbl/distr/stampa | Beijing : , : Qing hua da xue, , 2015- |
Descrizione fisica | online recource |
Soggetto topico |
Image processing
Computer science Computer software Artificial intelligence Computer graphics Computer vision Machine learning Optical pattern recognition |
Soggetto genere / forma | Periodicals. |
ISSN | 2096-0662 |
Formato | Materiale a stampa |
Livello bibliografico | Periodico |
Lingua di pubblicazione | eng |
Record Nr. | UNISA-996217621803316 |
Beijing : , : Qing hua da xue, , 2015- | ||
Materiale a stampa | ||
Lo trovi qui: Univ. di Salerno | ||
|
Computational visual media |
Pubbl/distr/stampa | Beijing : , : Qing hua da xue, , 2015- |
Descrizione fisica | online recource |
Soggetto topico |
Image processing
Computer science Computer software Artificial intelligence Computer graphics Computer vision Machine learning Optical pattern recognition |
Soggetto genere / forma | Periodicals. |
ISSN | 2096-0662 |
Formato | Materiale a stampa |
Livello bibliografico | Periodico |
Lingua di pubblicazione | eng |
Record Nr. | UNINA-9910131358303321 |
Beijing : , : Qing hua da xue, , 2015- | ||
Materiale a stampa | ||
Lo trovi qui: Univ. Federico II | ||
|
Computer principles and design in Verilog HDL / / Yamin Li, Hosei University |
Autore | Li Yamin |
Pubbl/distr/stampa | Singapore : , : Wiley : , : Tsinghua University Press, , 2015 |
Descrizione fisica | 1 online resource (1376 p.) |
Disciplina | 621.390285/5133 |
Soggetto topico |
Verilog (Computer hardware description language)
Computer engineering - Data processing |
ISBN |
1-118-84112-3
1-118-84110-7 1-118-84111-5 |
Formato | Materiale a stampa |
Livello bibliografico | Monografia |
Lingua di pubblicazione | eng |
Nota di contenuto |
Cover; Table of Contents; Title Page; Copyright; List of Figures; List of Tables; Preface; Chapter 1: Computer Fundamentals and Performance Evaluation; 1.1 Overview of Computer Systems; 1.2 Basic Structure of Computers; 1.3 Improving Computer Performance; 1.4 Hardware Description Languages; Exercises; Chapter 2: A Brief Introduction to Logic Circuits and Verilog HDL; 2.1 Logic Gates; 2.2 Logic Circuit Design in Verilog HDL; 2.3 CMOS Logic Gates; 2.4 Four Levels/Styles of Verilog HDL; 2.5 Combinational Circuit Design; 2.6 Sequential Circuit Design; Exercises
Chapter 3: Computer Arithmetic Algorithms and Implementations3.1 Binary Integers; 3.2 Binary Addition and Subtraction; 3.3 Binary Multiplication Algorithms; 3.4 Binary Division Algorithms; 3.5 Binary Square Root Algorithms; Exercises; Chapter 4: Instruction Set Architecture and ALU Design; 4.1 Instruction Set Architecture; 4.2 MIPS Instruction Format and Registers; 4.3 MIPS Instructions and AsmSim Tool; 4.4 ALU Design; Exercises; Chapter 5: Single-Cycle CPU Design in Verilog HDL; 5.1 The Circuits Required for Executing an Instruction; 5.2 Register File Design 5.3 Single-Cycle CPU Datapath Design5.4 Single-Cycle CPU Control Unit Design; 5.5 Test Program and Simulation Waveform; Exercises; Chapter 6: Exceptions and Interrupts Handling and Design in Verilog HDL; 6.1 Exceptions and Interrupts; 6.2 Design of CPU with Exception and Interrupt Mechanism; 6.3 The CPU Exception and Interrupt Tests; Exercises; Chapter 7: Multiple-Cycle CPU Design in Verilog HDL; 7.1 Dividing Instruction Execution into Several Clock Cycles; 7.2 Multiple-Cycle CPU Schematic and Verilog HDL Codes; 7.3 Multiple-Cycle CPU Control Unit Design; 7.4 Memory and Test Program ExercisesChapter 8: Design of Pipelined CPU with Precise Interrupt in Verilog HDL; 8.1 Pipelining; 8.2 Pipeline Hazards and Solutions; 8.3 The Circuit of the Pipelined CPU and Verilog HDL Codes; 8.4 Precise Interrupts/Exceptions in Pipelined CPU; 8.5 Design of Pipelined CPU with Precise Interrupt/Exception; Exercises; Chapter 9: Floating-Point Algorithms and FPU Design in Verilog HDL; 9.1 IEEE 754 Floating-Point Data Formats; 9.2 Converting between Floating-Point Number and Integer; 9.3 Floating-Point Adder (FADD) Design; 9.4 Floating-Point Multiplier (FMUL) Design 9.5 Floating-Point Divider (FDIV) Design9.6 Floating-Point Square Root (FSQRT) Design; Exercises; Chapter 10: Design of Pipelined CPU with FPU in Verilog HDL; 10.1 CPU/FPU Pipeline Model; 10.2 Design of Register File with Two Write Ports; 10.3 Data Dependency and Pipeline Stalls; 10.4 Pipelined CPU/FPU Design in Verilog HDL; 10.5 Memory Modules and Pipelined CPU/FPU Test; Exercises; Chapter 11: Memory Hierarchy and Virtual Memory Management; 11.1 Memory; 11.2 Cache Memory; 11.3 Virtual Memory Management and TLB Design; 11.4 Mechanism of TLB-Based MIPS Memory Management; Exercises Chapter 12: Design of Pipelined CPU with Caches and TLBs in Verilog HDL |
Record Nr. | UNINA-9910131514203321 |
Li Yamin | ||
Singapore : , : Wiley : , : Tsinghua University Press, , 2015 | ||
Materiale a stampa | ||
Lo trovi qui: Univ. Federico II | ||
|
Computer principles and design in Verilog HDL / / Yamin Li, Hosei University |
Autore | Li Yamin |
Pubbl/distr/stampa | Singapore : , : Wiley : , : Tsinghua University Press, , 2015 |
Descrizione fisica | 1 online resource (1376 p.) |
Disciplina | 621.390285/5133 |
Soggetto topico |
Verilog (Computer hardware description language)
Computer engineering - Data processing |
ISBN |
1-118-84112-3
1-118-84110-7 1-118-84111-5 |
Formato | Materiale a stampa |
Livello bibliografico | Monografia |
Lingua di pubblicazione | eng |
Nota di contenuto |
Cover; Table of Contents; Title Page; Copyright; List of Figures; List of Tables; Preface; Chapter 1: Computer Fundamentals and Performance Evaluation; 1.1 Overview of Computer Systems; 1.2 Basic Structure of Computers; 1.3 Improving Computer Performance; 1.4 Hardware Description Languages; Exercises; Chapter 2: A Brief Introduction to Logic Circuits and Verilog HDL; 2.1 Logic Gates; 2.2 Logic Circuit Design in Verilog HDL; 2.3 CMOS Logic Gates; 2.4 Four Levels/Styles of Verilog HDL; 2.5 Combinational Circuit Design; 2.6 Sequential Circuit Design; Exercises
Chapter 3: Computer Arithmetic Algorithms and Implementations3.1 Binary Integers; 3.2 Binary Addition and Subtraction; 3.3 Binary Multiplication Algorithms; 3.4 Binary Division Algorithms; 3.5 Binary Square Root Algorithms; Exercises; Chapter 4: Instruction Set Architecture and ALU Design; 4.1 Instruction Set Architecture; 4.2 MIPS Instruction Format and Registers; 4.3 MIPS Instructions and AsmSim Tool; 4.4 ALU Design; Exercises; Chapter 5: Single-Cycle CPU Design in Verilog HDL; 5.1 The Circuits Required for Executing an Instruction; 5.2 Register File Design 5.3 Single-Cycle CPU Datapath Design5.4 Single-Cycle CPU Control Unit Design; 5.5 Test Program and Simulation Waveform; Exercises; Chapter 6: Exceptions and Interrupts Handling and Design in Verilog HDL; 6.1 Exceptions and Interrupts; 6.2 Design of CPU with Exception and Interrupt Mechanism; 6.3 The CPU Exception and Interrupt Tests; Exercises; Chapter 7: Multiple-Cycle CPU Design in Verilog HDL; 7.1 Dividing Instruction Execution into Several Clock Cycles; 7.2 Multiple-Cycle CPU Schematic and Verilog HDL Codes; 7.3 Multiple-Cycle CPU Control Unit Design; 7.4 Memory and Test Program ExercisesChapter 8: Design of Pipelined CPU with Precise Interrupt in Verilog HDL; 8.1 Pipelining; 8.2 Pipeline Hazards and Solutions; 8.3 The Circuit of the Pipelined CPU and Verilog HDL Codes; 8.4 Precise Interrupts/Exceptions in Pipelined CPU; 8.5 Design of Pipelined CPU with Precise Interrupt/Exception; Exercises; Chapter 9: Floating-Point Algorithms and FPU Design in Verilog HDL; 9.1 IEEE 754 Floating-Point Data Formats; 9.2 Converting between Floating-Point Number and Integer; 9.3 Floating-Point Adder (FADD) Design; 9.4 Floating-Point Multiplier (FMUL) Design 9.5 Floating-Point Divider (FDIV) Design9.6 Floating-Point Square Root (FSQRT) Design; Exercises; Chapter 10: Design of Pipelined CPU with FPU in Verilog HDL; 10.1 CPU/FPU Pipeline Model; 10.2 Design of Register File with Two Write Ports; 10.3 Data Dependency and Pipeline Stalls; 10.4 Pipelined CPU/FPU Design in Verilog HDL; 10.5 Memory Modules and Pipelined CPU/FPU Test; Exercises; Chapter 11: Memory Hierarchy and Virtual Memory Management; 11.1 Memory; 11.2 Cache Memory; 11.3 Virtual Memory Management and TLB Design; 11.4 Mechanism of TLB-Based MIPS Memory Management; Exercises Chapter 12: Design of Pipelined CPU with Caches and TLBs in Verilog HDL |
Record Nr. | UNINA-9910826876703321 |
Li Yamin | ||
Singapore : , : Wiley : , : Tsinghua University Press, , 2015 | ||
Materiale a stampa | ||
Lo trovi qui: Univ. Federico II | ||
|
Condensed and melting droplet behavior on superhydrophobic surfaces / / Fuqiang Chu |
Autore | Chu Fuqiang |
Edizione | [1st ed. 2020.] |
Pubbl/distr/stampa | Singapore : , : Tsinghua University Press : , : Springer, , [2020] |
Descrizione fisica | 1 online resource (XIII, 138 p. 97 illus., 66 illus. in color.) |
Disciplina | 541.33 |
Collana | Springer theses |
Soggetto topico | Hydrophobic surfaces |
ISBN | 981-15-8493-1 |
Formato | Materiale a stampa |
Livello bibliografico | Monografia |
Lingua di pubblicazione | eng |
Nota di contenuto | System overview -- Fabrication of superhydrophobic surfaces -- Condensed droplet behaviors -- Simulation on multi-droplet coalescence induced droplet jumping -- Ice droplet melting behaviors -- Meltwater evolution behaviors -- Relationship between droplet behavior and surface wettability -- Concluding remarks. |
Record Nr. | UNINA-9910424637403321 |
Chu Fuqiang | ||
Singapore : , : Tsinghua University Press : , : Springer, , [2020] | ||
Materiale a stampa | ||
Lo trovi qui: Univ. Federico II | ||
|
Conducting polymers with micro or nanometer structure [[electronic resource] /] / Meixiang Wan |
Autore | Wan Meixiang <1940-> |
Edizione | [1st ed. 2008.] |
Pubbl/distr/stampa | Beijing, : Tsinghua University Press |
Descrizione fisica | 1 online resource (306 p.) |
Disciplina |
547.70457
620.19204297 |
Soggetto topico |
Conducting polymers
Polymers - Structure |
Soggetto genere / forma | Electronic books. |
ISBN |
9786612048159
1-282-04815-5 3-540-69323-8 |
Formato | Materiale a stampa |
Livello bibliografico | Monografia |
Lingua di pubblicazione | eng |
Nota di contenuto | of Conducting Polymers -- Polyaniline as A Promising Conducting Polymer -- Physical Properties and Associated Applications of Conducting Polymers -- Conducting Polymer Nanostructures -- Template-Free Method to Conducting Polymer Micro/Nanostructures. |
Record Nr. | UNINA-9910454363003321 |
Wan Meixiang <1940-> | ||
Beijing, : Tsinghua University Press | ||
Materiale a stampa | ||
Lo trovi qui: Univ. Federico II | ||
|
Conducting polymers with micro or nanometer structure [[electronic resource] /] / Meixiang Wan |
Autore | Wan Meixiang <1940-> |
Edizione | [1st ed. 2008.] |
Pubbl/distr/stampa | Beijing, : Tsinghua University Press |
Descrizione fisica | 1 online resource (306 p.) |
Disciplina |
547.70457
620.19204297 |
Soggetto topico |
Conducting polymers
Polymers - Structure |
ISBN |
9786612048159
1-282-04815-5 3-540-69323-8 |
Classificazione |
540
UV 9560 |
Formato | Materiale a stampa |
Livello bibliografico | Monografia |
Lingua di pubblicazione | eng |
Nota di contenuto | of Conducting Polymers -- Polyaniline as A Promising Conducting Polymer -- Physical Properties and Associated Applications of Conducting Polymers -- Conducting Polymer Nanostructures -- Template-Free Method to Conducting Polymer Micro/Nanostructures. |
Record Nr. | UNINA-9910782886103321 |
Wan Meixiang <1940-> | ||
Beijing, : Tsinghua University Press | ||
Materiale a stampa | ||
Lo trovi qui: Univ. Federico II | ||
|