Vai al contenuto principale della pagina
Autore: | Mehta Ashok B |
Titolo: | SystemVerilog Assertions and Functional Coverage : Guide to Language, Methodology and Applications / / by Ashok B. Mehta |
Pubblicazione: | Cham : , : Springer International Publishing : , : Imprint : Springer, , 2016 |
Edizione: | 2nd ed. 2016. |
Descrizione fisica: | 1 online resource (424 p.) |
Disciplina: | 620 |
Soggetto topico: | Electronic circuits |
Electronics | |
Microelectronics | |
Microprocessors | |
Circuits and Systems | |
Electronics and Microelectronics, Instrumentation | |
Processor Architectures | |
Note generali: | Includes index. |
Nota di contenuto: | Introduction -- System Verilog Assertions -- Immediate Assertions -- Concurrent Assertions – Basics (sequence, property, assert) -- Sampled Value Functions $rose, $fell -- Operators -- System Functions and Tasks -- Multiple clocks -- Local Variables -- Recursive property -- Detecting and using endpoint of a sequence -- ‘expect’ -- ‘assume’ and formal (static functional) verification -- Other important topics -- Asynchronous Assertions !!! -- IEEE-1800–2009 Features -- SystemVerilog Assertions LABs -- System Verilog Assertions – LAB Answers -- Functional Coverage -- Performance Implications of coverage methodology -- Coverage Options. |
Sommario/riassunto: | This book provides a hands-on, application-oriented guide to the language and methodology of both SystemVerilog Assertions and SystemVerilog Functional Coverage. Readers will benefit from the step-by-step approach to functional hardware verification using SystemVerilog Assertions and Functional Coverage, which will enable them to uncover hidden and hard to find bugs, point directly to the source of the bug, provide for a clean and easy way to model complex timing checks and objectively answer the question ‘have we functionally verified everything’. Written by a professional end-user of ASIC/SoC/CPU and FPGA design and Verification, this book explains each concept with easy to understand examples, simulation logs and applications derived from real projects. Readers will be empowered to tackle the modeling of complex checkers for functional verification, thereby drastically reducing their time to design and debug. This updated second edition addresses the latest functional set released in IEEE-1800 (2012) LRM, including numerous additional operators and features. Additionally, many of the Concurrent Assertions/Operators explanations are enhanced, with the addition of more examples and figures. · Covers in its entirety the latest IEEE-1800 2012 LRM syntax and semantics; · Covers both SystemVerilog Assertions and SystemVerilog Functional Coverage language and methodologies; · Provides practical examples of the what, how and why of Assertion Based Verification and Functional Coverage methodologies; · Explains each concept in a step-by-step fashion and applies it to a practical real life example; · Includes 6 practical LABs that enable readers to put in practice the concepts explained in the book. |
Titolo autorizzato: | SystemVerilog Assertions and Functional Coverage |
ISBN: | 3-319-30539-5 |
Formato: | Materiale a stampa |
Livello bibliografico | Monografia |
Lingua di pubblicazione: | Inglese |
Record Nr.: | 9910254234803321 |
Lo trovi qui: | Univ. Federico II |
Opac: | Controlla la disponibilità qui |