LEADER 00806nam a2200229 i 4500 001 991003972899707536 005 20020506111655.0 008 001103s1975 ro ||| | ||| 035 $ab10581583-39ule_inst 035 $aEXGIL130042$9ExL 040 $aBiblioteca Interfacoltà$bita 082 0 $a859 245 10$aPoesis poétes roumaine contemporaine 260 $aBucaresti :$bEminescu,$c1975 300 $a238 p. ;$c22 cm. 650 4$aPoesia romena$ySec. 20.$xAntologie 907 $a.b10581583$b02-04-14$c27-06-02 912 $a991003972899707536 945 $aLE002 Lett. I C 18$g1$i2002000503756$lle002$o-$pE0.00$q-$rl$s- $t0$u0$v0$w0$x0$y.i10665328$z27-06-02 996 $aPoesis poétes roumaine contemporaine$9238015 997 $aUNISALENTO 998 $ale002$b01-01-00$cm$da $e-$feng$gxx $h0$i1 LEADER 05911nam a2200373Ii 4500 001 991003243699707536 006 m d 007 cr cn||||||||| 008 070802s2003 cau s 000 0 eng d 020 $a9780121981570 020 $a0121981576 035 $ab13654391-39ule_inst 037 $a101863:101879$bElsevier Science & Technology$nhttp://www.sciencedirect.com 040 $aOPELS$cOPELS 049 $aTEFA 082 04$a621.395$222 245 00$aNetwork processor design.$nVol. 2,$pIssues and practices$h[electronic resource] /$cedited by Mark A. Franklin ... [et al.]. 260 $aSan Diego, Calif. ;$aLondon :$bAcademic,$c2003. 300 $a384 p. 505 0 $aNetwork Processor Design: Issues and Practics, Volume 2 -- Contents -- Preface -- Chapter 1. Network Processors: Themes and Challenges, Patrick Crowley, Mark Franklin, Haldun Hadimioglu, and Peter Z. Onufryk -- Part 1. Design Principles -- Chapter 2. A Programmable Scalable Platform for Next Generation Networking, Christos J.Georgiou, Valentina Salapura, and Monty Denneau -- Chapter 3. Power Considerations in Network Processor Design, Mark A. Franklin and Tilman Wolf -- Chapter 4. Worst-Case Execution Time Estimation for Hardware-assisted Multithreaded Processors, Patrick Crowley and Jean-Loup Baer -- Chapter 5. Multiprocessor Scheduling in Processor-based Router Platforms: Issues and Ideas, Anand Srinivasan, Philip Holman, James Anderson, Sanjoy Baruah and Jasleen Kaur -- Chapter 6. A Massively Multithreaded Packet Processor, Steve Melvin, Mario Nemirovsky, Enric Musoll, Jeff Huynh, Rodolfo Milito, Hector Urdaneta, and Koroush Saraf -- Chapter 7. Exploring Trade-offs in Performance and Programmability of Processing Element Topologies for Network Processors, Matthias Gries, Chidamber Kulkarni, Christian Sauer and Kurt Keutzer -- Chapter 8. Packet Classification and Termination in a Protocol Processor, Ulf Nordqvist and Dake Liu -- Chapter 9. NP-Click: A Programming Model for the Intel IXP1200, Niraj Shah, William Plishker and Kurt Keutzer -- Chapter 10. NEPAL: A Framework for Efficiently Structuring Applications for Network Processors, Gokhan Memik and William H. Mangione-Smith -- Chapter 11. Efficient and Faithful Performance Modeling for Network-Processor Based System Designs, Prashant Pradhan, Wen Xu, Indira Nair and Sambit Sahu -- Chapter 12. High-speed Legitimacy-based DDoS Packet Filtering with Network Processors: A Case Study and Implementation on the Intel IXP1200, Roshan K. Thomas, Brian Mark, Tommy Johnson and James Croall -- Chapter 13. Directions in Packet Classification for Network Processors, Michael E. Kounavis, Alok Kumar, Harrick Vin, Raj Yavatkar and Andrew T. Campbell -- Part 2. Practices -- Chapter 14. Implementing High-performance, High-value Traffic Management Using Agere Network Processor Solutions, Jian-Guo Chen, David Sonnier, Robert Munoz, Vinoj Kumar, and Ambalavanar Arulambalam -- Chapter 15. AMCC - nPcoreTM "NISC" Architecture, Robin Melnick and Keith Morris -- Chapter 16. Adaptable Badwidth Allocation for QoS Support in Network Processors, Clark Jeffries, Mohammad Peyravian, and Ravi Sabhikhi -- Chapter 17. IDT - Network Search Engine with QDRTM LA-1 Interface, Michael J. Miller -- Chapter 18. Implementing Voice over AAL2 on a Network Processor, Jaroslaw Sydir, Prashant Chandra, Alok Kumar, Sridhar Lakshmanamurthy, Longsong Lin, Muthaiah Venkatachalam -- Chapter 19. Implementing QoS Mechanisms on the Motorola C-Port C-5e Network Processor, Pranav Gambhire -- Chapter 20. A C-based Programming Language for Multiprocessor Network SoC Architectures. Kevin Crozier. 520 $aResponding to ever-escalating requirements for performance, flexibility, and economy, the networking industry has opted to build products around network processors. To help meet the formidable challenges of this emerging field, the editors of this volume created the first Workshop on Network Processors, a forum for scientists and engineers to discuss latest research in the architecture, design, programming, and use of these devices. This series of volumes contains not only the results of the annual workshops but also specially commissioned material that highlights industry's latest network processors. Like its predecessor volume, Network Processor Design: Principles and Practices, Volume 2 defines and advances the field of network processor design. Volume 2 contains 20 chapters written by the field's leading academic and industrial researchers, with topics ranging from architectures to programming models, from security to quality of service. Describes current research at UNC Chapel Hill, University of Massachusetts, George Mason University, UC Berkeley, UCLA, Washington University in St. Louis, Lin?pings Universitet, IBM, Kayamba Inc., Network Associates, and University of Washington. Reports the latest applications of the technology at Intel, IBM, Agere, Motorola, AMCC, IDT, Teja, and Network Processing Forum. 533 $aElectronic reproduction.$bAmsterdam :$cElsevier Science & Technology,$d2007.$nMode of access: World Wide Web.$nSystem requirements: Web browser.$nTitle from title screen (viewed on July 25, 2007).$nAccess may be restricted to users at subscribing institutions. 650 0$aNetwork processors$xDesign. 650 0$aApplication specific integrated circuits$xDesign. 655 7$aElectronic books.$2local 700 1 $aFranklin, Mark A.,$d1940- 776 1 $cOriginal$z0121981576$z9780121981570$w(OCoLC)52395233 856 40$3Referex$uhttp://www.sciencedirect.com/science/book/9780121981570$zAn electronic book accessible through the World Wide Web; click for information 907 $a.b13654391$b24-02-22$c24-01-08 912 $a991003243699707536 994 $aC0$bTEF 996 $aNetwork processor design$91212758 997 $aUNISALENTO 998 $ale029$b24-01-08$cm$dm $e-$feng$gcau$h0$i0