| Record Nr.              | UNINA9910139930203321                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|-------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Autore                  | Ker Ming-Dou                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| Titolo                  | Transient-induced latchup in CMOS integrated circuits / / Ming-Dou<br>Ker and Sheng-Fu Hsu                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| Pubbl/distr/stampa      | Singapore ; , : Wiley, , c2009<br>[Piscataqay, New Jersey] : , : IEEE Xplore, , [2010]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| ISBN                    | 1-282-38218-7<br>9786612382185<br>0-470-82409-3<br>0-470-82408-5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| Descrizione fisica      | 1 online resource (265 p.)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| Altri autori (Persone)  | HsuSheng-Fu                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Disciplina              | 621.3815<br>621.39/5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| Soggetti                | Metal oxide semiconductors, Complementary - Defects<br>Metal oxide semiconductors, Complementary - Reliability                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| Lingua di pubblicazione | Inglese                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| Formato                 | Materiale a stampa                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| Livello bibliografico   | Monografia                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| Note generali           | Description based upon print version of record.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| Nota di bibliografia    | Includes bibliographical references and index.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| Nota di contenuto       | Physical Mechanism of TLU under the System-Level ESD Test<br>Component-Level Measurement for TLU under System-Level ESD<br>Considerations TLU Dependency on Power-Pin Damping Frequency<br>and Damping Factor in CMOS Integrated Circuits TLU in CMOS ICs in<br>the Electrical Fast Transient Test Methodology on Extracting<br>Compact Layout Rules for Latchup Prevention Special Layout Issues<br>for Latchup Prevention TLU Prevention in Power-Rail ESD Clamp<br>Circuits Appendix A: Practical Application Extractions of Latchup<br>Design Rules in a 0.18-mm 1.8 V/3.3V Silicided CMOS Process. |
| Sommario/riassunto      | "Transient-Induced Latchup in CMOS Integrated Circuits equips the<br>practicing engineer with all the tools needed to address this regularly<br>occurring problem while becoming more proficient at IC layout. Ker and<br>Hsu introduce the phenomenon and basic physical mechanism of<br>latchup, explaining the critical issues that have resurfaced for CMOS<br>technologies. Once readers can gain an understanding of the standard<br>practices for TLU, Ker and Hsu discuss the physical mechanism of TLU<br>under a system-level ESD test, while introducing an efficient                        |

1.

component-level TLU measurement setup. The authors then present experimental methodologies to extract safe and area-efficient compact layout rules for latchup prevention, including layout rules for I/O cells, internal circuits, and between I/O and internal circuits. The book concludes with an appendix giving a practical example of extracting layout rules and guidelines for latchup prevention in a 0.18micrometer 1.8V/3.3V silicided CMOS process."--Publisher's description.