03772nam 22006252 450 991100665440332120151005020623.01-107-17882-71-280-91713-X97866109171360-511-32232-10-511-28972-30-511-29032-20-511-28841-71-60119-729-20-511-54111-20-511-28909-X(CKB)1000000000352041(EBL)311253(OCoLC)173812628(SSID)ssj0000071379(PQKBManifestationID)11110103(PQKBTitleCode)TC0000071379(PQKBWorkID)10071400(PQKB)11118630(UkCbUP)CR9780511541117(MiAaPQ)EBC311253(PPN)261309390(EXLCZ)99100000000035204120090501d2007|||| uy| 0engur|||||||||||txtrdacontentcrdamediacrrdacarrierAdvanced model order reduction techniques in VLSI design /Sheldon X.-D. Tan, Lei HeCambridge :Cambridge University Press,2007.1 online resource (xviii, 240 pages) digital, PDF file(s)Title from publisher's bibliographic system (viewed on 05 Oct 2015).1-107-41154-8 0-521-86581-6 Includes bibliographical references and index.List of figures; List of tables; Preface; 1. Introduction; 2. Projection-based model order reduction algorithms; 3. Truncated balanced realization methods for model order reduction; 4. Passive balanced truncation of linear systems in descriptor form; 5. Passive hierarchical model order reduction; 6. Terminal reduction of linear dynamic circuits; 7. Vector potential equivalent circuit for inductance modeling; 8. Structure-preserving model order reduction; 9. Block structure-preserving reduction for RLCK circuits; 10. Model optimization and passivity enforcement; 11. General multi-port circuit realization; 12. Model order reduction for multi-terminal linear dynamic circuits; 13. Passive modeling by signal waveform shaping; References; Index.Model order reduction (MOR) techniques reduce the complexity of VLSI designs, paving the way to higher operating speeds and smaller feature sizes. This 2007 book presents a systematic introduction to, and treatment of, the key MOR methods employed in general linear circuits, using real-world examples to illustrate the advantages and disadvantages of each algorithm. Following a review of traditional projection-based techniques, coverage progresses to more advanced MOR methods for VLSI design, including HMOR, passive truncated balanced realization (TBR) methods, efficient inductance modeling via the VPEC model, and structure-preserving MOR techniques. Where possible, numerical methods are approached from the CAD engineer's perspective, avoiding complex mathematics and allowing the reader to take on real design problems and develop more effective tools. With practical examples and over 100 illustrations, this book is suitable for researchers and graduate students of electrical and computer engineering, as well as practitioners working in the VLSI design industry.Integrated circuitsVery large scale integrationDesignIntegrated circuitsVery large scale integrationDesign.621.395Tan Sheldon X. D.1822127He LeiUkCbUPUkCbUPBOOK9911006654403321Advanced model order reduction techniques in VLSI design4388192UNINA