03799nam 2200733Ia 450 991080803740332120241120173247.0978661238218597812823821831282382187978047082409204708240939780470824085047082408510.1002/9780470824092(CKB)1000000000799847(EBL)479860(SSID)ssj0000366925(PQKBManifestationID)11275066(PQKBTitleCode)TC0000366925(PQKBWorkID)10418689(PQKB)11324759(MiAaPQ)EBC479860(CaBNVSL)mat05453758(IDAMS)0b00006481237fee(IEEE)5453758(Au-PeEL)EBL479860(CaPaEBR)ebr10325826(CaONFJC)MIL238218(OCoLC)669008259(PPN)254409873(Perlego)2786764(EXLCZ)99100000000079984720081027d2009 uy 0engur|n|---|||||txtccrTransient-induced latchup in CMOS integrated circuits /Ming-Dou Ker and Sheng-Fu Hsu1st ed.Singapore ;Hoboken, NJ Wileyc20091 online resource (265 p.)Description based upon print version of record.9780470824078 0470824077 Includes bibliographical references and index.Physical Mechanism of TLU under the System-Level ESD Test -- Component-Level Measurement for TLU under System-Level ESD Considerations -- TLU Dependency on Power-Pin Damping Frequency and Damping Factor in CMOS Integrated Circuits -- TLU in CMOS ICs in the Electrical Fast Transient Test -- Methodology on Extracting Compact Layout Rules for Latchup Prevention -- Special Layout Issues for Latchup Prevention -- TLU Prevention in Power-Rail ESD Clamp Circuits -- Appendix A: Practical Application Extractions of Latchup Design Rules in a 0.18-mm 1.8 V/3.3V Silicided CMOS Process."Transient-Induced Latchup in CMOS Integrated Circuits equips the practicing engineer with all the tools needed to address this regularly occurring problem while becoming more proficient at IC layout. Ker and Hsu introduce the phenomenon and basic physical mechanism of latchup, explaining the critical issues that have resurfaced for CMOS technologies. Once readers can gain an understanding of the standard practices for TLU, Ker and Hsu discuss the physical mechanism of TLU under a system-level ESD test, while introducing an efficient component-level TLU measurement setup. The authors then present experimental methodologies to extract safe and area-efficient compact layout rules for latchup prevention, including layout rules for I/O cells, internal circuits, and between I/O and internal circuits. The book concludes with an appendix giving a practical example of extracting layout rules and guidelines for latchup prevention in a 0.18-micrometer 1.8V/3.3V silicided CMOS process."--Publisher's description.Metal oxide semiconductors, ComplementaryDefectsMetal oxide semiconductors, ComplementaryReliabilityMetal oxide semiconductors, ComplementaryDefects.Metal oxide semiconductors, ComplementaryReliability.621.3815621.39/5Ker Ming-Dou1656164Hsu Sheng-Fu1656165MiAaPQMiAaPQMiAaPQBOOK9910808037403321Transient-induced latchup in CMOS integrated circuits4008872UNINA