03559nam 22005055 450 991029991180332120200630121854.03-319-59418-410.1007/978-3-319-59418-7(CKB)3710000001418407(DE-He213)978-3-319-59418-7(MiAaPQ)EBC4890725(PPN)202994031(EXLCZ)99371000000141840720170628d2018 u| 0engurnn|008mamaatxtrdacontentcrdamediacrrdacarrierASIC/SoC Functional Design Verification A Comprehensive Guide to Technologies and Methodologies /by Ashok B. Mehta1st ed. 2018.Cham :Springer International Publishing :Imprint: Springer,2018.1 online resource (XXXI, 328 p. 175 illus., 160 illus. in color.) 3-319-59417-6 Chapter 1.Introduction -- Chapter 2.Functional Verification- Challeenges and Solution -- Chapter 3.SystemVerilog Paradigm -- Chapter 4. UVM -- Chapter 5.CRV -- Chapter 6.SVA -- Chapter 7.SFC -- Chapter 8.CDC -- Chapter 9.Low Power Verification -- Chapter 10. Static Verification -- Chapter 11.ESL -- Chapter 12. Hardware/Software Co-verification -- Chapter 13 -- Analog Mixed Signals Verification -- Chapter 14 -- SOC Interconnect Verification -- Chapter 15. The Complete Product Design Lifecycle -- Chapter 16. Voice Over IP -- Chapter 17. Cache Memory Subsystem Verification: UVM Agent Based -- Chapter 18. Cache Memory Subsystem Verification: ISS Based.This book describes in detail all required technologies and methodologies needed to create a comprehensive, functional design verification strategy and environment to tackle the toughest job of guaranteeing first-pass working silicon The author outlines all of the verification sub-fields at a high level, with just enough depth to allow a manager/decision maker or an engineer to grasp the field which can then be pursued in detail with the provided references. He describes in detail industry standard technologies such as UVM (Universal Verification Methodology), SVA (SystemVerilog Assertions), SFC (SystemVerilog Functional Coverage), CDV (Coverage Driven Verification), Low Power Verification (Unified Power Format UPF), AMS (Analog Mixed Signal) verification, Virtual Platform TLM2.0/ESL (Electronic System Level) methodology, Static Formal Verification, Logic Equivalency Check (LEC), Hardware Acceleration, Hardware Emulation, Hardware/Software Co-verification, Power Performance Area (PPA) analysis on a virtual platform, Reuse Methodology from Algorithm/ESL to RTL, and other overall methodologies.Electronic circuitsMicroprocessorsLogic designCircuits and Systemshttps://scigraph.springernature.com/ontologies/product-market-codes/T24068Processor Architectureshttps://scigraph.springernature.com/ontologies/product-market-codes/I13014Logic Designhttps://scigraph.springernature.com/ontologies/product-market-codes/I12050Electronic circuits.Microprocessors.Logic design.Circuits and Systems.Processor Architectures.Logic Design.621.3815Mehta Ashok Bauthttp://id.loc.gov/vocabulary/relators/aut763798BOOK9910299911803321ASIC2501139UNINA