04333nam 22005775 450 991025416860332120200629131121.03-319-44318-610.1007/978-3-319-44318-8(CKB)3710000001022125(DE-He213)978-3-319-44318-8(MiAaPQ)EBC4787335(PPN)198341911(EXLCZ)99371000000102212520170113d2017 u| 0engurnn|008mamaatxtrdacontentcrdamediacrrdacarrierHardware Security and Trust Design and Deployment of Integrated Circuits in a Threatened Environment /edited by Nicolas Sklavos, Ricardo Chaves, Giorgio Di Natale, Francesco Regazzoni1st ed. 2017.Cham :Springer International Publishing :Imprint: Springer,2017.1 online resource (X, 254 p. 99 illus., 47 illus. in color.) 3-319-44316-X Includes bibliographical references and index.AES Datapaths on FPGAs: a State of the Art Analysis -- Fault Attacks, Injection Techniques and Tools for Simulation -- Recent developments in side-channel analysis on Elliptic Curve Cryptography implementations -- Practical Session: Differential Power Analysis for Beginners -- Fault and Power Analysis Attack Protection Techniques for Standardized Public Key Cryptosystems -- Scan Design: Basics, Advancements and Vulnerabilities -- Manufacturing Testing & Security Countermeasures -- Malware Threats and Solutions for Trustworthy Mobile Systems Design -- Ring Oscillators and Hardware Trojan Detection -- Notions on Silicon Physically Unclonable Functions -- Implementation of delay-based PUFs on Altera FPGAs -- Implementation and Analysis of Ring Oscillator Circuits on Xilinx FPGAs.-.This book provides a comprehensive introduction to hardware security, from specification to implementation. Applications discussed include embedded systems ranging from small RFID tags to satellites orbiting the earth. The authors describe a design and synthesis flow, which will transform a given circuit into a secure design incorporating counter-measures against fault attacks. In order to address the conflict between testability and security, the authors describe innovative design-for-testability (DFT) computer-aided design (CAD) tools that support security challenges, engineered for compliance with existing, commercial tools. Secure protocols are discussed, which protect access to necessary test infrastructures and enable the design of secure access controllers. Covers all aspects of hardware security including design, manufacturing, testing, reliability, validation and utilization; Describes new methods and algorithms for the identification/detection of hardware trojans; Defines new architectures capable of detecting faults and resisting fault attacks; Establishes a design and synthesis flow to transform a given circuit into a secure design, incorporating counter-measures against fault attacks.Electronic circuitsMicroprocessorsElectronicsMicroelectronicsCircuits and Systemshttps://scigraph.springernature.com/ontologies/product-market-codes/T24068Processor Architectureshttps://scigraph.springernature.com/ontologies/product-market-codes/I13014Electronics and Microelectronics, Instrumentationhttps://scigraph.springernature.com/ontologies/product-market-codes/T24027Electronic circuits.Microprocessors.Electronics.Microelectronics.Circuits and Systems.Processor Architectures.Electronics and Microelectronics, Instrumentation.621.3815Sklavos Nicolasedthttp://id.loc.gov/vocabulary/relators/edtChaves Ricardoedthttp://id.loc.gov/vocabulary/relators/edtDi Natale Giorgioedthttp://id.loc.gov/vocabulary/relators/edtRegazzoni Francescoedthttp://id.loc.gov/vocabulary/relators/edtBOOK9910254168603321Hardware Security and Trust2088826UNINA