1.

Record Nr.

UNISALENTO991002239969707536

Autore

Fonzi, Fausto

Titolo

I cattolici e la societa italiana dopo l'unita / Fausto Fonzi

Pubbl/distr/stampa

Roma : Studium, 1960

Descrizione fisica

129 p. ; 17 cm.

Collana

Universale Studium

Disciplina

261.7

Soggetti

Chiesa e Stato - Italia

Movimento cattolico - Italia

Lingua di pubblicazione

Italiano

Formato

Materiale a stampa

Livello bibliografico

Monografia

2.

Record Nr.

UNINA9910808037403321

Autore

Ker Ming-Dou

Titolo

Transient-induced latchup in CMOS integrated circuits / / Ming-Dou Ker and Sheng-Fu Hsu

Pubbl/distr/stampa

Singapore ; ; Hoboken, NJ, : Wiley, c2009

ISBN

9786612382185

9781282382183

1282382187

9780470824092

0470824093

9780470824085

0470824085

Edizione

[1st ed.]

Descrizione fisica

1 online resource (265 p.)

Altri autori (Persone)

HsuSheng-Fu

Disciplina

621.3815

621.39/5

Soggetti

Metal oxide semiconductors, Complementary - Defects

Metal oxide semiconductors, Complementary - Reliability

Lingua di pubblicazione

Inglese

Formato

Materiale a stampa



Livello bibliografico

Monografia

Note generali

Description based upon print version of record.

Nota di bibliografia

Includes bibliographical references and index.

Nota di contenuto

Physical Mechanism of TLU under the System-Level ESD Test -- Component-Level Measurement for TLU under System-Level ESD Considerations -- TLU Dependency on Power-Pin Damping Frequency and Damping Factor in CMOS Integrated Circuits -- TLU in CMOS ICs in the Electrical Fast Transient Test -- Methodology on Extracting Compact Layout Rules for Latchup Prevention -- Special Layout Issues for Latchup Prevention -- TLU Prevention in Power-Rail ESD Clamp Circuits -- Appendix A: Practical Application Extractions of Latchup Design Rules in a 0.18-mm 1.8 V/3.3V Silicided CMOS Process.

Sommario/riassunto

"Transient-Induced Latchup in CMOS Integrated Circuits equips the practicing engineer with all the tools needed to address this regularly occurring problem while becoming more proficient at IC layout. Ker and Hsu introduce the phenomenon and basic physical mechanism of latchup, explaining the critical issues that have resurfaced for CMOS technologies. Once readers can gain an understanding of the standard practices for TLU, Ker and Hsu discuss the physical mechanism of TLU under a system-level ESD test, while introducing an efficient component-level TLU measurement setup. The authors then present experimental methodologies to extract safe and area-efficient compact layout rules for latchup prevention, including layout rules for I/O cells, internal circuits, and between I/O and internal circuits. The book concludes with an appendix giving a practical example of extracting layout rules and guidelines for latchup prevention in a 0.18-micrometer 1.8V/3.3V silicided CMOS process."--Publisher's description.