1.

Record Nr.

UNISA990000208380203316

Titolo

Formal syntax and semantics of Java / Jim Alves-Foss (ed.)

Pubbl/distr/stampa

Berlin : Springer-Verlag, 1999

ISBN

3-540-66158-1

Descrizione fisica

VIII, 404 p. : ill. ; 23 cm

Collana

Lecture notes in computer science ; 1523

Disciplina

005133

Collocazione

001 LNCS(1523)

Lingua di pubblicazione

Inglese

Formato

Materiale a stampa

Livello bibliografico

Monografia

2.

Record Nr.

UNINA9910254990403321

Autore

Herdt Vladimir

Titolo

Complete Symbolic Simulation of SystemC Models : Efficient Formal Verification of Finite Non-Terminating Programs / / by Vladimir Herdt

Pubbl/distr/stampa

Wiesbaden : , : Springer Fachmedien Wiesbaden : , : Imprint : Springer Vieweg, , 2016

ISBN

3-658-12680-9

Edizione

[1st ed. 2016.]

Descrizione fisica

1 online resource (172 p.)

Collana

BestMasters, , 2625-3615

Disciplina

004

Soggetti

Computers

Software engineering

Computer science - Mathematics

Computer Hardware

Software Engineering

Mathematics of Computing

Lingua di pubblicazione

Inglese

Formato

Materiale a stampa

Livello bibliografico

Monografia

Note generali

Description based upon print version of record.



Nota di bibliografia

Includes bibliographical references.

Nota di contenuto

Verification of Systems  -- Introduction to Formal Verification of SystemC Models -- Symbolic Model Checking with Partial Order Reduction -- Efficient Symbolic State Matching using State Subsumption -- Heuristic Approaches for Symbolic State Matching -- Evaluation of Proposed Techniques.

Sommario/riassunto

In his master thesis, Vladimir Herdt presents a novel approach, called complete symbolic simulation, for a more efficient verification of much larger (non-terminating) SystemC programs. The approach combines symbolic simulation with stateful model checking and allows to verify safety properties in (cyclic) finite state spaces, by exhaustive exploration of all possible inputs and process schedulings. The state explosion problem is alleviated by integrating two complementary reduction techniques. Compared to existing approaches, the complete symbolic simulation works more efficiently, and therefore can provide correctness proofs for larger systems, which is one of the most challenging tasks, due to the ever increasing complexity. Contents Verification of Systems Introduction to Formal Verification of SystemC Models Symbolic Model Checking with Partial Order Reduction Efficient Symbolic State Matching using State Subsumption Heuristic Approaches for Symbolic State Matching Evaluation of Proposed Techniques Target Groups Lecturers and Students of Computer Sciences and Electrical Engineering Hardware Designers and Verification Engineers using SystemC The Author Vladimir Herdt is working as Research Assistant in the Group of Computer Architecture at the University of Bremen, where he is pursuing his PhD degree. .