1.

Record Nr.

UNINA990000386860403321

Autore

Gerhardt, Charles Frédéric

Titolo

Traité de chimie organique / par Charles Gerhardt

Pubbl/distr/stampa

Paris : Didot Freres, 1853-1856

Descrizione fisica

4 v. : ill. ; 24 cm

Disciplina

547

Locazione

DINCH

FINBC

Collocazione

04 070-36/1

04 070-36/2

04 070-36/3

04 070-36/4

13 AR 19 B 09

13 AR 20 B 33

13 AR 20 B 32

13 AR 20 B 31

Lingua di pubblicazione

Francese

Formato

Materiale a stampa

Livello bibliografico

Monografia



2.

Record Nr.

UNINA990005327430403321

Titolo

Drobeta, Romula, Sucidava / a cura di D. Tudor

Pubbl/distr/stampa

Bucaresti : Academiei Republicii Socialiste Romänia, 1965

Descrizione fisica

25 p., 1 tav. rip. ; 24 cm

Disciplina

912.3

937.06

526 .8

Locazione

FLFBC

Collocazione

912.3 TIR 1

Lingua di pubblicazione

Italiano

Formato

Materiale a stampa

Livello bibliografico

Monografia

Note generali

In testa al front.: Accademia della Repubblica Socialista di Romania. Istituto di Archeologia



3.

Record Nr.

UNINA9910403768303321

Autore

Goli Mehran

Titolo

Automated Analysis of Virtual Prototypes at the Electronic System Level : Design Understanding and Applications / / by Mehran Goli, Rolf Drechsler

Pubbl/distr/stampa

Cham : , : Springer International Publishing : , : Imprint : Springer, , 2020

ISBN

3-030-44282-9

Edizione

[1st ed. 2020.]

Descrizione fisica

1 online resource (XXI, 166 p. 53 illus.)

Disciplina

005.1028

620.0042

Soggetti

Electronic circuits

Computer engineering

Internet of things

Embedded computer systems

Microprocessors

Circuits and Systems

Cyber-physical systems, IoT

Processor Architectures

Lingua di pubblicazione

Inglese

Formato

Materiale a stampa

Livello bibliografico

Monografia

Nota di contenuto

Chapter 1. Introduction -- Chapter 2. Background -- Chapter 3. Design Understanding Methodology -- Chapter 4. Application I: Verification -- Chapter 5. Application II: Security Validation -- Chapter 6. Application III: Design Space Exploration -- Chapter 7. Conclusion.

Sommario/riassunto

This book describes a set of SystemC‐based virtual prototype analysis methodologies, including design understanding, verification, security validation, and design space exploration. Readers will gain an overview of the latest research results in the field of Electronic Design Automation (EDA) at the Electronic System Level (ESL). The methodologies discussed enable readers to tackle easily key tasks and applications in the design process. Provides an extensive introduction to the field of SystemC‐based virtual prototype (VP) analysis at the electronic system level; Describes a design understanding methodology



from both debugger-based and compiler‐based perspectives; Illustrates a semi‐formal verification approach to check the validity of a given VP against its specification, user‐defined rules and protocol; Discusses a security validation approach to validate the run‐time behavior of a given VP-based SoC against security threat models, such as information leakage (confidentiality) and unauthorized access to data in a memory (integrity); Describes a design space exploration approach for SystemC-based VPs to guide designers to know under which error limits, different portions of a given VP can be approximated at different granularity levels.